tdq:ftk
Differences
This shows you the differences between two versions of the page.
Both sides previous revisionPrevious revisionNext revision | Previous revision | ||
tdq:ftk [2016/04/15 16:14] – [Shelf Manager] rwang | tdq:ftk [2017/10/10 19:03] (current) – rwang | ||
---|---|---|---|
Line 12: | Line 12: | ||
mesh ATCA backplane. | mesh ATCA backplane. | ||
- | FLIC specification {{: | + | FLIC specification {{: |
- | FLIC register map{{:tdq:currentflicregistermaps.pdf|}} | + | FLIC register map {{:tdq:current_flic_register_maps.pdf|}} |
+ | FLIC user manual {{: | ||
=====FLIC production boards===== | =====FLIC production boards===== | ||
{{: | {{: | ||
Line 28: | Line 29: | ||
- Each has 8 SERDES links of input from I/O processor FPGAs, matched to total ATCA output bandwidth | - Each has 8 SERDES links of input from I/O processor FPGAs, matched to total ATCA output bandwidth | ||
- Distribute data, from the FLIC to the multiple processor blades | - Distribute data, from the FLIC to the multiple processor blades | ||
- | {{: | ||
* Full, matched-bandwidth internal mesh of SERDES links between all FPGAs | * Full, matched-bandwidth internal mesh of SERDES links between all FPGAs | ||
{{: | {{: | ||
Line 45: | Line 45: | ||
==SSBe== | ==SSBe== | ||
- | =====Processor Blade===== | + | =====Spy buffer===== |
+ | The FLIC spy buffer copy the tagged events from U1&U2 to U3&U4 then assembly them into ethernet package and send to ATCA processor blade via 40Gbps ATCA back plane. | ||
+ | {{: | ||
+ | {{: | ||
+ | |||
+ | {{: | ||
+ | ====Processor Blade==== | ||
The manual for the adlink processor blade 6150 at ANL{{: | The manual for the adlink processor blade 6150 at ANL{{: |
tdq/ftk.1460736880.txt.gz · Last modified: 2016/04/15 16:14 by rwang